

## FLIP CHIP MODULES TEST SPECS

**TYPE:** M204

COUNTER/BUFFER

| TEST                                                              | CONDITIONS                                              | MAXIMUM             | MINIMUM |
|-------------------------------------------------------------------|---------------------------------------------------------|---------------------|---------|
| LOGIC "O" OUTPUT                                                  | V <sub>CC</sub> = +4.75 V<br>I <sub>L</sub> = +16.0 MA  | + 0.4 V             |         |
| LOGIC "I" OUTPUT                                                  | VCC = +4.75 V<br>L = -0.4 MA                            |                     | + 2.4 V |
| LOGIC "O" CLEAR                                                   | V <sub>CC</sub> = +5.25 V<br>MEASURED TO +0.4 V         | - 12.8<br>MA        |         |
| LOGIC "O" SET &<br>CLOCK<br>INPUT CURRENT                         | $^{\text{V}}$ CC = +5.25 V<br>MEASURED TO +0.4 V        | - 3.2 MA            |         |
| LOGIC "O" GATE                                                    | $V_{CC} = +5.25 \text{ V}$ MEASURED TO $+0.4 \text{ V}$ | - 1.6               |         |
| LOGIC "1" CLEAR INPUT CURRENT                                     | V <sub>CC</sub> = +5.25 V<br>MEASURED TO 2.4 V          | + .32<br>MA         |         |
| LOGIC "1" SET<br>INPUT CURRENT                                    | $V_{CC} = +5.25 \text{ V}$ MEASURED TO +2.4 V           | + 0.8 <sub>MA</sub> |         |
| LOGIC "1" CLOCK<br>INPUT CURRENT                                  | V <sub>CC</sub> = +5.25 V<br>MEASURED TO +5.25 V        | + 1.0 <sub>MA</sub> |         |
| LOGIC "1" GATE<br>INPUT CURRENT                                   | $V_{CC} = +5.25 \text{ V}$ MEASURED TO +2.4 V           | + .04 <sub>MA</sub> |         |
| CLOCK TO OUTPUT DELAY TD1 & TD0                                   | V <sub>CC</sub> = +5.0 V<br>NO LOAD                     | 50 NS               | IO NS   |
| CLOCK TO OUTPUT DELAY TD1 & TD0                                   | V <sub>CC</sub> = +5.0 V<br>WITH RC LOAD *              | 75 NS               | IO NS   |
| SET/CLEAR TO<br>OUTPUT DELAY<br>TD <sub>1</sub> & TD <sub>0</sub> | VCC = +5.0 V<br>WITH RC LOAD *                          | 75 NS               |         |

\* RC LOAD =  $330\Omega$  AND 150 PFD