# IDENTIFICATION PRODUCT CODE: MAINDEC-08-D1AC-D PRODUCT NAME: PDP-8 Memory Power On/Off Test DATE CREATED: September 16, 1968 MAINTAINER: Diagnostic Group **AUTHOR:** M. Horovitz PREVIOUS CODE: MAINDEC 829 (... • 1. ABSTRACT This program is a Memory Data Validity Test to be used after a simulated power failure. 2. REQUIREMENTS Storage Memory locations 0001<sub>8</sub>--7477<sub>8</sub> Subprogram and/or Subroutines RIM Binary Loader Equipment PDP-8 Processor, keyboard reader, and Teleprinter 3. <u>USAGE</u> 3.1 Loading Normal binary tape loading procedures are to be used with this program. 3.2 Start up and/or Entry Load address 0014 and press START. The program should then halt at 00428. Load address 0001 and press START. The program should now loop. 3.3 Errors in Usage Errors detected by the program cause the program to halt at memory address $0055_8$ . The contents of memory addresses $0011_8$ and $0012_8$ indicate the addresses of the data that failed to check-sum Memory addresses $0007_8$ and $0010_8$ contain the data words that failed to check-sum. Lower Address = $(0011_8) = 100_8 - 3677_8$ Upper Address = $(0012_8) = 3700_8 - 7477_8$ Lower Error Word = $(0007_8) = 2525_8$ Upper Error Word = $(0010_8)$ 52528 3.4 Error Recovery Press CONTINUE to test for other error words in memory. Reload address 00208 to restart the entire program. #### 4. DESCRIPTION #### 4.1 Discussion This program tests memory for bit drop out and pick up after a simulated power failure has occurred. By starting the program at memory address 0014<sub>8</sub>, data words consisting of 2525<sub>8</sub> are written into memory locations 0100<sub>8</sub>--3677<sub>8</sub>, and the data words consisting of 5252<sub>8</sub> are written into memory locations 3700<sub>8</sub>--7477<sub>8</sub> after which the program halts at memory address 0042<sub>8</sub>. Load address 0001 and restart the program; the program will 2's add the contents of memory location 0100<sub>8</sub> with 3700<sub>8</sub>. If the result equals 7777<sub>8</sub>, the program will 2's add the contents of memory locations 0101<sub>8</sub> with 3701<sub>8</sub>, etc. until the memory addresses of 3677<sub>8</sub> and 7477<sub>8</sub> are tested. The program stays in the 2's add compare loop until an error occurs. Concurrently cycle the power to the PDP-8 off and on. After the power has been reapplied to the PDP-8, load address 0001<sub>8</sub> and press START. If an error occurred during the power cycling, the program halts at location 0056<sub>8</sub>. The program may be restarted at memory address 0001<sub>8</sub> as many times as desired. Restart address to fill memory is 0020<sub>8</sub> not 0014. ### 4.2 Examples and/or Applications A HALT occurs at memory address 0055<sub>8</sub>. $Address \qquad 0007_8 = 2505_8 \qquad (Data Word)$ Address $0010_8 = 5252$ (Data Word) Address $0011_8 = 0101$ (Address Word) Address $0012_8 = 3701$ (Address Word) Bit 7 was dropped at memory address 0101g. ## 5. EXECUTION TIME 1 msec/loop ``` /12=LOWER AUDRESS 3/01-7700 /11=UPPER AUDRESS 100-5/00 / TURN POWER OFF AND ON ISTARI INITIAL ISTARI AFTER PUWER UP ZERROR , NO COMPARE / 11 MORY POWER ON OFF TEST # 8701 SKA CLA UMP COMPAR+1 UMP COMPAR IAU PAICH+1 UCA 1 JMS SEIUP CLA IAU UPREG UCA 1 11 UCA 1 12 LAU 11 LMA HAU KS6// CMA CLA SEA JMP ARKUN 1 AU AS6// JAS SELUP JAF WRAUN AU PAICH LUREG HL-1 UCA D E T T 0 A A CMA J A U Ę COMPART STARIS * NO XXX SIENDA SETUP * 0 V 14 7402 1011 7040 1060 04497 44497 44497 1010 7040 7440 5043 1070 5411 1071 3411 1011 7848 7648 5838 4026 1200 1411 300/ 1416 5010 100/ 1066 7402 $000 1073 $001 5000 0014 1076 8881 5881 8882 8355 80.06 80.07 80.08 8548 8344 3.546 6.6.43 6.61 65.58 65.58 65.58 65.33 65.33 65.53 65.53 8.42 3345 0.01 2003 6257 6249 6341 0214 0215 0316 0217 6281 6282 833 ``` | 60.00 | | KB077. | 1/90 | | | | | |-------|------|--------|-------------|---------|-----------------------|--------|--| | 9900 | | K5611. | 7/98 | | | | | | 1000 | | K7/WW, | 99// | | | | | | 0/00 | 2525 | UPREG | <b>4747</b> | | | | | | 00/1 | | LOKEG | 7676 | | | | | | 6772 | | PATCH, | COMPAR | | | | | | 100/3 | | | 0 I 180 | | | | | | | /200 | 1000* | | | | | | | 1000 | | UPPER | • | / FRKOR | U XOX | (5252) | | | 0010 | 2000 | LUMER. | 9 | /ERHOR | Z<br>C<br>E<br>C<br>E | (5525) | | | , | クなりなど | |---|----------| | | 2 | | | 2 | | | ά | | | r | | | L | | | | | | S | | | 7 | | | ,,,,,, | | | | | | AR | | | - | | | 4 | | | | | | 4 | | | $\alpha$ | | | LO LINE | | | Ï | | | Ĺ | | | | | | | SYMBUL TABLE CUMPAR W043 E1 M0077 K0077 K007 | 8 | 01 | 02 | 20 | 50 | 4 | 4 | 3 | 90 | 9 | 8 | 0 | 00/1 | 0 | |-----|-----|-----|-------|--------|------|-----|---|-----|-----|-----|-----|-------|-----| | PPF | OME | IAR | SETUP | 1<br>Y | LEND | OMP | - | 100 | 367 | 170 | PRE | LOREG | ATC |