MAINDEC-08-DHMPA-A-D PDP-8/E EXTENDED MEM PARITY TEST ABSTRACT THE PDP-8/E EXTENDED MEMORY PARITY CHECKERBOARD DIAGNOSTIC IS DESIGNED TO DETECT PARITY FAILURES ON HALF-SELECTED LINES UNDER WORST CASE NOISE CONDITIONS. THE WORST CASE PATTERN PROVIDED WILL GENERATE WORST CASE NOISE CONDITIONS IN ALL POR-8/E PARITY STACKS. ALSO, THE PARITY ERROR INTERRUPT AND THE PARITY DATA DECODING CTRCUITS ARE CHECKED FOR PROPER OPERATION: THIS PROGRAM WILL TEST SYSTEMS EQUIPPED WITH PARITY AND FROM BK TO 32K WORDS OF CORE MEMORY. AUTOMATIC PROGRAM RELOCATION IS PROVIDED FOR ERROR IDENTIFICATION, AND THE OPERATOR IS GIVEN A DEGREE OF CONTROL OVER THE PROGRAM BY VARIOUS SR SETTINGS. REQUIREMENTS A PDP-8/E COMPUTER EQUIPPED WITH MEMORY PARITY AND AT LEAST 8K OF CORE MEMORY. STORAGE - THIS PROGRAM OCCUPIES CORE LOCATION 0000 - 5177 AND 6400 - 6630 OCTAL. LOADING & BINARY LOADER STARTING PROCEDURE SET THE SR TO THE INSTRUCTION FIELD AND DATA FIELD OF THE STACK WHICH CONTAINS THE PROGRAM. PRESS KEY EXTD ADDR LOAD. SET THE SR EGUAL TO 0200. PRESS KEYS ADDR LOAD, CLEAR, AND CONT. A SETUP SR MESSAGE WILL BE PRINTED. SET THE SR FOR DESIRED OPERATION. PRESS KEY CONT. PRINTOUTS - YES SWITCH REGISTER OPTIONS - YES SWITCH 0 (DOWN) 1 (UP) HALT AFTER ERROR CONTINUE AFTER ERROR SREE INHIBIT ERROR TYPEOUTS TYPEOUT ERRORS SRØ1 TTY BELL ON FRROR SRE2 NORMAL REL'OCATE PROGRAM INHIBIT PROGRAM RELOCATION SR23 CHANGE STACK LIMITS SRE4 NORMAL HALT AFTER CURRENT TEST SRES NORMAL SRE6-08 STARTING STACK LIMIT (0-7) SRESH11 ENDING STACK LIMIT (0=7) MAINDEC-Ø8-DHLSA-A